# **Introduction to Pipelined Execution**

### Review (1/3)

- Oatapath is the hardware that performs operations necessary to execute programs.
- °Control instructs datapath on what to do next.
- °Datapath needs:
  - access to storage (general purpose registers and memory)
  - computational ability (ALU)
  - helper hardware (local registers and PC)

### Review (2/3)

- °Five stages of datapath (executing an instruction):
  - 1. Instruction Fetch (Increment PC)
  - 2. Instruction Decode (Read Registers)
  - 3. ALU (Computation)
  - 4. Memory Access
  - 5. Write to Registers
- °ALL instructions must go through ALL five stages.
- °Datapath designed in hardware.

#### **Review Datapath**



#### **Outline**

- Pipelining Analogy
- °Pipelining Instruction Execution
- °Hazards
- °Advanced Pipelining Concepts by Analogy

### **Gotta Do Laundry**

Ann, Brian, Cathy, Dave each have one load of clothes to wash, dry, fold, and put away



- Washer takes 30 minutes
- ° Dryer takes 30 minutes
- ° "Folder" takes 30 minutes
- ° "Stasher" takes 30 minutes to put clothes into drawers









#### **Sequential Laundry**



#### **Pipelined Laundry**



#### **General Definitions**

- Latency: time to completely execute a certain task
  - for example, time to read a sector from disk is disk access time or disk latency
- Throughput: amount of work that can be done over a period of time

# Pipelining Lessons (1/2)



- Pipelining doesn't help latency of single task, it helps throughput of entire workload
- Multiple tasks operating simultaneously using different resources
- Openation of the stage of th
- °Time to "fill" pipeline and time to "drain" it reduces speedup: 2.3X v. 4X in this example

# Pipelining Lessons (2/2)



- Suppose new Washer takes 20 minutes, new Stasher takes 20 minutes. How much faster is pipeline?
- Pipeline rate limited by slowest pipeline stage
- Unbalanced lengths of pipe stages also reduces speedup

### **Steps in Executing MIPS**

- 1) IFetch: Fetch Instruction, Increment PC
- 2) Decode Instruction, Read Registers
- 3) Execute:

Mem-ref: Calculate Address Arith-log: Perform Operation

4) Memory:

Load: Read Data from Memory Store: Write Data to Memory

5) Write Back: Write Data to Register

#### **Pipelined Execution Representation**

Time IFtch Dcd | Exec | Mem | WB IFtch Dcd Exec Mem IFtch Dcd | Exec | Mem | WB

Every instruction must take same number of steps, also called pipeline "stages", so some will go idle sometimes

#### **Review: Datapath for MIPS**



### °Use datapath figure to represent pipeline



#### **Graphical Pipeline Representation**

(In Reg, right half highlight read, left half write)
Time (clock cycles)



#### **Example**

Suppose 2 ns for memory access, 2 ns for ALU operation, and 1 ns for register file read or write

#### Nonpipelined Execution:

- Iw : IF + Read Reg + ALU + Memory + Write Reg = 2 + 1 + 2 + 2 + 1 = 8 ns
- add: IF + Read Reg + ALU + Write Reg= 2 + 1 + 2 + 1 = 6 ns

### °Pipelined Execution:

Max(IF,Read Reg,ALU,Memory,Write Reg)= 2 ns

# load



A depends on D; stall since folder tied up

#### **Problems for Computers**

- °Limits to pipelining: Hazards prevent next instruction from executing during its designated clock cycle
  - Structural hazards: HW cannot support this combination of instructions (single person to fold and put clothes away)
  - Control hazards: Pipelining of branches & other instructions stall the pipeline until the hazard "bubbles" in the pipeline
  - Data hazards: Instruction depends on result of prior instruction still in the pipeline (missing sock)

# Structural Hazard #1: Single Memory (1/2)



Read same memory twice in same clock cycle

# Structural Hazard #1: Single Memory (2/2)

#### °Solution:

- infeasible and inefficient to create second memory
- so simulate this by having two Level 1 Caches
- have both an L1 <u>Instruction Cache</u> and an L1 <u>Data Cache</u>
- need more complex hardware to control when both caches miss

# Structural Hazard #2: Registers (1/2)



Can't read and write to registers simultaneously

### Structural Hazard #2: Registers (2/2)

- °Fact: Register access is VERY fast: takes less than half the time of ALU stage
- °Solution: introduce convention
  - always Write to Registers during first half of each clock cycle
  - always Read from Registers during second half of each clock cycle
  - Result: can perform Read and Write during same clock cycle

### **Control Hazard: Branching (1/6)**

- °Suppose we put branch decisionmaking hardware in ALU stage
  - then two more instructions after the branch will always be fetched, whether or not the branch is taken

# Oesired functionality of a branch

- if we do not take the branch, don't waste any time and continue executing normally
- if we take the branch, don't execute any instructions after the branch, just go to the desired label

### **Control Hazard: Branching (2/6)**

- °Initial Solution: Stall until decision is made
  - insert "no-op" instructions: those that accomplish nothing, just take time
  - Drawback: branches take 3 clock cycles each (assuming comparator is put in ALU stage)

#### **Control Hazard: Branching (3/6)**

### °Optimization #1:

- move comparator up to Stage 2
- as soon as instruction is decoded (Opcode identifies is as a branch), immediately make a decision and set the value of the PC (if necessary)
- Benefit: since branch is complete in Stage 2, only one unnecessary instruction is fetched, so only one no-op is needed
- Side Note: This means that branches are idle in Stages 3, 4 and 5.

#### **Control Hazard: Branching (4/6)**

°Insert a single no-op (bubble)



e °Impact: 2 clock cycles per branch r instruction slow

### **Control Hazard: Branching (5/6)**

### °Optimization #2: Redefine branches

- Old definition: if we take the branch, none of the instructions after the branch get executed by accident
- New definition: whether or not we take the branch, the single instruction immediately following the branch gets executed (called the branch-delay slot)

#### **Control Hazard: Branching (6/6)**

### °Notes on Branch-Delay Slot

- Worst-Case Scenario: can always put a no-op in the branch-delay slot
- Better Case: can find an instruction preceding the branch which can be placed in the branch-delay slot without affecting flow of the program
  - re-ordering instructions is a common method of speeding up programs
  - compiler must be very smart in order to find instructions to do this
  - usually can find such an instruction at least 50% of the time

# Example: Nondelayed vs. Delayed Branch

#### Nondelayed Branch

#### or \$8, \$9,\$10

#### **Delayed Branch**

Exit: Exit:

#### Data Hazard on Register \$1

```
add $1 ,$2,$3

sub $4, $1 ,$3

and $6, $1 ,$7

or $8, $1 ,$9

xor $10, $1 ,$11
```

#### Data Hazard on \$1:

#### Dependencies backwards in time are hazards



#### **Data Hazard Solution:**



#### Forwarding (or Bypassing): What about Loads

• Dependencies backwards in time are hazards



- Can't solve with forwarding
- Must stall instruction dependent on loads

#### **Data Hazard Even with Forwarding**

 Must insert stall or bubble in pipeline Time (clock cycles)



#### **Software Scheduling to Avoid Load Hazards**

#### Try producing fast code for a = b + c;d = e - f; a, b, c, d, e, and f in memory Slow code: Fast code: \$2,b \$2,b lw lw lw \$3,c lw \$3,c add \$1,\$2,\$3 <u>lw \$5,e</u> add \$1,\$2,\$3 \$1,a SW lw \$5,elw \$6,f \*sw \$1,a lw \$6, f sub \$4,\$5,\$6 sub \$4,\$5,\$6 \$4,d sw \$4,d SW or 64C 1.25 pipeline 20